Interconnect and Temperature Aware Unified Physical and High Level Synthesis
Springer
ISBN 9789400718920
Standardpreis
Bibliografische Daten
Fachbuch
Buch. Hardcover
2025
In englischer Sprache
Umfang: 250 S.
Format (B x L): 15,5 x 23,5 cm
Verlag: Springer
ISBN: 9789400718920
Produktbeschreibung
However, continuous device and interconnect scaling trends in deep submicron designs have created new challenges for integrated circuit designers such as increased interconnect delays due to rising parasitic resistance and capacitance of on-chip wiring, increased on-chip power densities, and performance and reliability problems posed by on-chip thermal gradients and thermal-hotspots. Thus, the major challenge is in achieving reliable, high-performance system implementations, all the way from the micro-architecture level down to the layout level. In order to realize such an implementation, a unified physical-level and high-level synthesis method becomes paramount, to ensure predictability of HLS design flows and minimize design iterations.
Autorinnen und Autoren
Kundeninformationen
This book addresses several fundamental design challenges in high-level synthesis of high-performance VLSI System-on-Chip circuits in advanced CMOS technologies Some of the main selling points of the book that distinguishes it from other books on High-Level Synthesis include: Currently no other books are available in the market that address interconnect-centric high-level synthesis approaches Much of the literature available on this topic are in the form of journal and conference papers This book brings together this body of work in a single book that is accessible to VLSI researchers and designers This is the first book to describe layout-aware high-level synthesis techniques for the emerging three-dimensional integrated circuit technology This is the first book to address signal crosstalk mitigation techniques within a high-level synthesis framework This book proposes an integrated approach to power and thermal management during high-level synthesis, to address the growing concerns of high on-chip temperatures in modern high-performance VLSI circuits in nanometer-CMOS technologies
Produktsicherheit
Hersteller
Springer Nature Customer Service Center GmbH
ProductSafety@springernature.com
BÜCHER VERSANDKOSTENFREI INNERHALB DEUTSCHLANDS

